JPH056223B2 - - Google Patents

Info

Publication number
JPH056223B2
JPH056223B2 JP61058470A JP5847086A JPH056223B2 JP H056223 B2 JPH056223 B2 JP H056223B2 JP 61058470 A JP61058470 A JP 61058470A JP 5847086 A JP5847086 A JP 5847086A JP H056223 B2 JPH056223 B2 JP H056223B2
Authority
JP
Japan
Prior art keywords
interrupt
bus
cell
processing device
processing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP61058470A
Other languages
English (en)
Japanese (ja)
Other versions
JPS61265661A (ja
Inventor
Dasugyuputa Samitsuto
Maikeru Hankotsuku Jon
Haabaato Kurara Jeemuzu
Edoin Peo Rojaa
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Publication of JPS61265661A publication Critical patent/JPS61265661A/ja
Publication of JPH056223B2 publication Critical patent/JPH056223B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F15/00Digital computers in general; Data processing equipment in general
    • G06F15/16Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs
    • G06F15/163Interprocessor communication
    • G06F15/17Interprocessor communication using an input/output type connection, e.g. channel, I/O port
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/20Handling requests for interconnection or transfer for access to input/output bus
    • G06F13/24Handling requests for interconnection or transfer for access to input/output bus using interrupt

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Software Systems (AREA)
  • Bus Control (AREA)
  • Multi Processors (AREA)
JP61058470A 1985-05-15 1986-03-18 多重処理システム Granted JPS61265661A (ja)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US06/734,304 US4736319A (en) 1985-05-15 1985-05-15 Interrupt mechanism for multiprocessing system having a plurality of interrupt lines in both a global bus and cell buses
US734304 1985-05-15

Publications (2)

Publication Number Publication Date
JPS61265661A JPS61265661A (ja) 1986-11-25
JPH056223B2 true JPH056223B2 (en]) 1993-01-26

Family

ID=24951132

Family Applications (1)

Application Number Title Priority Date Filing Date
JP61058470A Granted JPS61265661A (ja) 1985-05-15 1986-03-18 多重処理システム

Country Status (5)

Country Link
US (1) US4736319A (en])
EP (1) EP0205801B1 (en])
JP (1) JPS61265661A (en])
CA (1) CA1241762A (en])
DE (1) DE3678037D1 (en])

Families Citing this family (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
ES2025099B3 (es) * 1986-07-23 1992-03-16 Siemens Ag Sistema de comunicacion isdn estructurado modular con formacion y anuncio de textos de faltas
WO1988008575A1 (en) * 1987-05-01 1988-11-03 Digital Equipment Corporation Interrupting node for providing interrupt requests to a pended bus
WO1988008576A2 (en) * 1987-05-01 1988-11-03 Digital Equipment Corporation Apparatus and method for servicing interrupts utilizing a pended bus
US4953072A (en) * 1987-05-01 1990-08-28 Digital Equipment Corporation Node for servicing interrupt request messages on a pended bus
US5140680A (en) * 1988-04-13 1992-08-18 Rockwell International Corporation Method and apparatus for self-timed digital data transfer and bus arbitration
US5041970A (en) * 1988-08-03 1991-08-20 Intelligent Computer Engineering, Inc. Cell processor and memory-managed computer system using same
JPH02144752A (ja) * 1988-11-28 1990-06-04 Victor Co Of Japan Ltd インターフェース方式
WO1991004528A1 (en) * 1989-09-15 1991-04-04 Intelligent Computer Engineering, Inc. Cell processor and memory-managed computer system using same
US5280621A (en) * 1989-12-29 1994-01-18 Zenith Data Systems Corporation Personal computer having dedicated processors for peripheral devices interconnected to the CPU by way of a system control processor
US5193187A (en) * 1989-12-29 1993-03-09 Supercomputer Systems Limited Partnership Fast interrupt mechanism for interrupting processors in parallel in a multiprocessor system wherein processors are assigned process ID numbers
US5440752A (en) 1991-07-08 1995-08-08 Seiko Epson Corporation Microprocessor architecture with a switch network for data transfer between cache, memory port, and IOU
US5327570A (en) * 1991-07-22 1994-07-05 International Business Machines Corporation Multiprocessor system having local write cache within each data processor node
JPH07122864B2 (ja) * 1991-07-22 1995-12-25 インターナショナル・ビジネス・マシーンズ・コーポレイション データ処理システム、データ処理システムに使用するインターフエース回路及びデータ・プロセツサ間の通信方法
JPH0549058A (ja) * 1991-08-16 1993-02-26 Fujitsu Ltd リソース整合処理方式
US5388224A (en) * 1992-04-24 1995-02-07 Digital Equipment Corporation Processor identification mechanism for a multiprocessor system
US5553293A (en) * 1994-12-09 1996-09-03 International Business Machines Corporation Interprocessor interrupt processing system
US20030039256A1 (en) * 2001-08-24 2003-02-27 Klas Carlberg Distribution of connection handling in a processor cluster
US6968406B2 (en) * 2003-02-20 2005-11-22 Dell Products L.P. System and method for arbitrating access between common access requests on a bus
US7386642B2 (en) * 2005-01-28 2008-06-10 Sony Computer Entertainment Inc. IO direct memory access system and method
JP2006216042A (ja) * 2005-02-04 2006-08-17 Sony Computer Entertainment Inc 割り込み処理のためのシステムおよび方法
US7680972B2 (en) * 2005-02-04 2010-03-16 Sony Computer Entertainment Inc. Micro interrupt handler
JP2007148709A (ja) * 2005-11-28 2007-06-14 Hitachi Ltd プロセッサシステム

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB1474385A (en) * 1973-12-14 1977-05-25 Int Computers Ltd Multiprocessor data processing systems
US4128883A (en) * 1977-09-30 1978-12-05 Ncr Corporation Shared busy means in a common bus environment
EP0016523B1 (en) * 1979-02-13 1984-09-26 The Secretary of State for Defence in Her Britannic Majesty's Government of the United Kingdom of Great Britain and Data processing unit and data processing system comprising a plurality of such data processing units
NL7907179A (nl) * 1979-09-27 1981-03-31 Philips Nv Signaalprocessorinrichting met voorwaardelijke- -interrupteenheid en multiprocessorsysteem met deze signaalprocessorinrichtingen.
CH637228A5 (fr) * 1980-03-27 1983-07-15 Willemin Machines Sa Dispositif de commande d'une machine ou d'une installation.
FR2490434B1 (fr) * 1980-09-12 1988-03-18 Quinquis Jean Paul Dispositif de resolution des conflits d'acces et d'allocation d'une liaison de type bus interconnectant un ensemble de processeurs non hierarchises
US4470114A (en) * 1982-03-01 1984-09-04 Burroughs Corporation High speed interconnection network for a cluster of processors
JPS58159126A (ja) * 1982-03-17 1983-09-21 Nec Corp デ−タ処理システム
JPS58205237A (ja) * 1982-05-26 1983-11-30 Fuji Electric Co Ltd 共通バス優先使用制御方式
JPS58217071A (ja) * 1982-06-11 1983-12-16 Nec Corp 情報処理システム
US4513370A (en) * 1982-07-19 1985-04-23 Amdahl Corporation Data transfer control system and method for a plurality of linked stations
US4484273A (en) * 1982-09-03 1984-11-20 Sequoia Systems, Inc. Modular computer system

Also Published As

Publication number Publication date
JPS61265661A (ja) 1986-11-25
DE3678037D1 (de) 1991-04-18
US4736319A (en) 1988-04-05
EP0205801A1 (en) 1986-12-30
EP0205801B1 (en) 1991-03-13
CA1241762A (en) 1988-09-06

Similar Documents

Publication Publication Date Title
JPH056223B2 (en])
EP0450233B1 (en) Bus access for digital computer system
EP0451938B1 (en) Multiple cluster signal processor
EP1422626B1 (en) Multi-core communications module, data communications system incorporating a multi-core communications module, and data communications process
EP0644487A2 (en) Scalable system interrupt structure for a multiprocessing system
US4528626A (en) Microcomputer system with bus control means for peripheral processing devices
JPH02144649A (ja) マルチプロセサシステムにおけるダイレクト・メモリ・アクセス制御装置
US5420985A (en) Bus arbiter system and method utilizing hardware and software which is capable of operation in distributed mode or central mode
JPS5837585B2 (ja) ケイサンキソウチ
JPS62189549A (ja) 多重階層レベルマルチプロセツサ装置
US4896256A (en) Linking interface system using plural controllable bidirectional bus ports for intercommunication amoung split-bus intracommunication subsystems
EP0644489A2 (en) Method and apparatus for signalling interrupt information in a data processing system
US4941086A (en) Program controlled bus arbitration for a distributed array processing system
JPS6155743A (ja) エラ−検出、分離および回復装置
US5664142A (en) Chained DMA devices for crossing common buses
JPS6048791B2 (ja) アクセス制御装置
US5305442A (en) Generalized hierarchical architecture for bus adapters
JPS5864528A (ja) 複数マイクロプロセツサのデ−タ転送方式
JPH05282242A (ja) バス制御方式
JPS63175964A (ja) 共有メモリ
KR960001270B1 (ko) 리던던시를 갖는 통신제어회로
JPH04322353A (ja) バス・システム
JP2705955B2 (ja) 並列情報処理装置
JPS58165164A (ja) 情報源管理方式
JPH0427584B2 (en])